• 0 Items - £0.00
    • No products in the cart.

£64.99

Cache Coherency Mechanisms in RISC-V Multicore Architectures

By: Kim Ho Yeap, Wei Kun Tan

£64.99

This guide explores cache coherency in multicore systems, from key protocols to the design of a scalable fabric for the RISC-V architecture. Leveraging detailed simulations, the book rigorously examines the fabric’s ability to maintain memory consistency across multiple cores.

In the rapidly evolving world of multicore systems, ensuring cache coherency is crucial for maintaining data consistency and system performance. This book delves deep into…
£64.99
£64.99
Share

In the rapidly evolving world of multicore systems, ensuring cache coherency is crucial for maintaining data consistency and system performance. This book delves deep into the complexities of cache coherency in parallel computing environments, offering a comprehensive exploration of both snoop-based and directory-based protocols. Detailed insights are provided into various protocols, including MSI, MESI, MOSI, MOESI, and Write-Once, analysing their unique advantages and trade-offs. Leveraging the open-source RISC-V architecture, known for its scalability and modularity, the book presents the design and development of a scalable cache coherency fabric tailored for RISC-V multicore systems. Through detailed simulations using SystemVerilog and ModelSim, the book rigorously examines the fabric’s ability to maintain memory consistency across multiple cores, providing valuable findings that contribute to the advancement of multicore processor design. Whether you are a researcher, engineer, or student, this book offers an essential guide to understanding and optimizing cache coherency in multicore systems.

Kim Ho Yeap, an associate professor at Universiti Tunku Abdul Rahman, Malaysia, and a senior member of IEEE, has published more than 180 peer-reviewed articles and 3 patents. Two of his published works impacted the design of the ALMA radio telescope’s receiver optics. Yeap holds Chartered Engineer, Professional Engineer, and ASEAN Chartered Professional Engineer statuses, received teaching excellence and Intel Kudos awards, and secured close to 30 research grants.

Wei Kun Tan holds a bachelor’s degree with Honours in Electronic and Communications Engineering and a master’s in Engineering Electronic Systems from Universiti Tunku Abdul Rahman. Presently, he serves as a design verification engineer at Intel Altera.

Hardback

  • ISBN: 1-0364-4480-5
  • ISBN13: 978-1-0364-4480-8
  • Date of Publication: 2025-03-10

Ebook

  • ISBN: 1-0364-4481-3
  • ISBN13: 978-1-0364-4481-5
  • Date of Publication: 2025-03-10

Subject Codes:

  • BIC: TJF, UYF, TJFD
  • THEMA: TJF, UYF, TJFD
155

Meet The Author